端海教育集团
上海:021-51875830 北京:010-51292078
西安:029-86699670 南京:4008699035
成都:4008699035 武汉:027-50767718
广州:4008699035 深圳:4008699035
沈阳:024-31298103 石家庄:4008699035☆
全国统一报名免费电话:4008699035 微信:shuhaipeixun或15921673576 QQ:1299983702
首页 课程表 报名 在线聊 讲师 品牌 QQ聊 活动 就业
嵌入式OS--4G手机操作系统
嵌入式硬件设计
Altium Designer Layout高速硬件设计
开发语言/数据库/软硬件测试
芯片设计/大规模集成电路VLSI
其他类
 
   SoC Encounter RTL-to-GDSII物理实现
   班级规模及环境--热线:4008699035 手机:15921673576( 微信同号)
       坚持小班授课,为保证培训效果,增加互动环节,每期人数限3到5人。
   上课时间和地点
上课地点:【上海】:同济大学(沪西)/新城金郡商务楼(11号线白银路站) 【深圳分部】:电影大厦(地铁一号线大剧院站)/深圳大学成教院 【北京分部】:北京中山学院/福鑫大楼 【南京分部】:金港大厦(和燕路) 【武汉分部】:佳源大厦(高新二路) 【成都分部】:领馆区1号(中和大道) 【沈阳分部】:沈阳理工大学/六宅臻品 【郑州分部】:郑州大学/锦华大厦 【石家庄分部】:河北科技大学/瑞景大厦 【广州分部】:广粮大厦 【西安分部】:协同大厦
最近开课时间(周末班/连续班/晚班)
SoC Encounter RTL-to-GDSII物理实现:2024年11月18日
   实验设备
     ☆资深工程师授课

        
        ☆注重质量
        ☆边讲边练

        ☆合格学员免费推荐工作

        ☆合格学员免费颁发相关工程师等资格证书,提升您的职业资质

        专注高端培训15年,端海提供的证书得到本行业的广泛认可,学员的能力
        得到大家的认同,受到用人单位的广泛赞誉。

        ★实验设备请点击这儿查看★
   最新优惠
       ◆在读学生凭学生证,可优惠500元。
   质量保障

        1、培训过程中,如有部分内容理解不透或消化不好,可免费在以后培训班中重听;
        2、课程完成后,授课老师留给学员手机和Email,保障培训效果,免费提供半年的技术支持。
        3、培训合格学员可享受免费推荐就业机会。

  SoC Encounter RTL-to-GDSII物理实现

 

培训安排:

第一阶段:

概述

SOCEncounter的基本界面操作

布图(Floorplan)

电源网络设计(power?plan)

布局(Placement)

扫描链重排与优化(Scan?Chain?Re-ordering)

早期布线特性分析(TrialRoute)

1) Advance and High performance design challenged– Encounter solution-RCP

Traditional synthesis tools use vendor-supplied wire-load models based on fanouts, which do not provide accurate wire delay information especially for designs where a significant portion of the delays are contributed by the wires. The RCP flow uses a complete placement and considers congestion and legal placement as a cost function during the RTL-to-gates phase, to create a better netlist. This flow ensures both the best accuracy and the most predictable closure with back-end tools.

-CCOPT

Clock Concurrent Optimization technology, also known as CCopt, which delivers superior capabilities for designers faced with increasing performance, power and area challenges. Specifically, ccopt technology has delivered significant quality of silicon (QoS) on high-speed processor designs in the areas of:

n ?Power (clock tree power reduction up to 30 percent and total power improvements of up to 10 percent),

?

n ?Performance (improvements of up to 100 MHz for a GHz design), and

n ?Area (clock tree area reduction up to 30 percent)

-GigaOpt

The new GigaOpt technology inside EDI System produces high-quality results faster than traditional optimization engines by harnessing the power of multiple CPUs. GigaOpt does multi-threading combined base and SI delay timing optimization.

2) ?Mixed Signal Physical Implementation flow

- Introduction

- Integration Constraints

- Netlist Driven Mixed Signal Flow

3) ?RDL co-design flow

- Flipchip introduce

- Encounter Flipchip flow

- RDL co-design



In this course, you willRun timing optimization?
Run silicon virtual prototyping?
Run placement with the Amoeba placer?
Estimate parasitics and generate delay information?
Analyze congestion after running Trial Route?
Create clock trees?
Create physical partitions (hierarchy) and timing budgets?
Run signal integrity analysis?
Optimize timing?
Run NanoRoute? Ultra detail routing?
Apply postroute timing and signal integrity optimization
In this course, you will get a high-level technical overview of the SoC Encounter flow. However, to gain in-depth knowledge about each tool, refer to the Related Courses list and take the corresponding course(s).

l Laker structure、Environment setup、Viewing design
l Basic drawing、Technology File、Import & Export design
l Customize your LAKER、DRC & Third-Party Integration link
Laker L2 Training
l Rule-Driven、Magic cell、User Define Device (UDD)、Path Finder
l P2P router、Route by Label、Laker Advance Function

   Synthesis flow?
   Application of design constraints?
   Optimization strategies?
?
   Synthesis of datapath structures?
   Synthesis for low power?
   Interface to place and route?
   Design for testability (optional)?

第二阶段:

q Selecting and Highlighting Objects in the Design

q Floorplanning the Design

q Planning Power?

q Running Detail Placement

q Scan Optimization and Reordering

q Analyzing Route Feasibility with?Trial Route

q Extracting Parasitics and Analyzing Timing

q Multi-Mode Multi-Corner Analysis

q Optimizing and Closing Timing

q Implementing the Clock Tree

q Routing Power with?Special Route

q Analyzing Power Routing Optimization

q Routing for Signal Integrity, Timing, and Design for Yield

q Evaluating Routing Problems

q Wire Editing

q Signal Integrity

寄生参数提取和静态时序分析(Extraction?and?STA)

多模多角分析(MMMC)

时序优化(Timing?Optimization)

时钟树生成(CTS)

电源网络布线(Special?Route)

功耗分析(Power?Analysis)

第三阶段:Laker Schematic Driven Layout Training

Laker SDL 流程介绍
Laker L3 实例教程
练习一:Laker-L3的基本接口操作
练习二:如何将Design读进Laker L3
练习三:Layout的绘制与Stick Diagram的运用
练习四:Laker Net Router的操作
练习五:Matching Creation的运用
练习六:重复电路的画法(Copy Associate & Pattern Reuse)
练习七:ECO的运用